Course > Graded Quizzes (Fall 21) > Graded Quiz 03 (20th December) > Quiz 3

| Quiz 3                                                                                                                   |  |  |
|--------------------------------------------------------------------------------------------------------------------------|--|--|
| Answer the question below. It carries 1 mark.                                                                            |  |  |
| Question 1                                                                                                               |  |  |
| 1.0/1.0 point (graded)                                                                                                   |  |  |
| Which instruction does not write anything in the WB (Write back) Stage?                                                  |  |  |
| ◯ lw                                                                                                                     |  |  |
| ○ lb                                                                                                                     |  |  |
|                                                                                                                          |  |  |
| addi                                                                                                                     |  |  |
| <b>✓</b>                                                                                                                 |  |  |
| Submit You have used 1 of 1 attempt                                                                                      |  |  |
| The following question has 7 parts. Each part carries 2 marks. Make sure to check the number of attempts in the question |  |  |
| Question 2                                                                                                               |  |  |
| 14.0/14.0 points (graded)                                                                                                |  |  |
| add \$t0, \$t2, \$t3                                                                                                     |  |  |
| addi \$s0, \$t0, -7                                                                                                      |  |  |
| sub \$s1, \$s0, \$t5                                                                                                     |  |  |
| sw \$t6, 8(\$s1)<br>add \$s0, \$t6, \$t2                                                                                 |  |  |
|                                                                                                                          |  |  |

Cosider the given code sequence and answer the following questions

Loading web-font TeX/Main/Regular

If you only use Stall to overcome the data hazards in the above code sequence, how many stalls would be needed?

| If you use Stall and code scheduling to overcome the data hazards, what will be the number of clock cycles?  If you use Stall and Forwarding to overcome the data hazards, how many stalls would be reduced?  What will be the CPI, If you use Stall and Forwarding to overcome the data hazards?  1.8  Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  If the sw \$16, 6(\$51) instruction in the above code sequence is replaced with 1w \$16, 6(\$51), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?                                                                                                      | 6                            | <b>✓</b>                                                                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| If you use Stall and Forwarding to overcome the data hazards, how many stalls would be reduced?  6  What will be the CPI, If you use Stall and Forwarding to overcome the data hazards?  1.8  Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  If the sw \$ts, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1) , what will be the number of clock cycles if you use Forwarding and Stall to overcome the data hazards?  10  If the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards? | 6                            |                                                                                                                                |
| If you use Stall and Forwarding to overcome the data hazards, how many stalls would be reduced?  What will be the CPI, If you use Stall and Forwarding to overcome the data hazards?  1.8  Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  If the SW \$16, 6(\$51) instruction in the above code sequence is replaced with DW \$16, 6(\$51) , what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  If the instruction add \$57, \$12, \$13 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?        | If you use Stall and co      | ode scheduling to overcome the data hazards, what will be the number of clock cycles?                                          |
| What will be the CPI, If you use Stall and Forwarding to overcome the data hazards?  1.8  Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  4  If the [sw \$t6, 6(\$s1)] instruction in the above code sequence is replaced with [lw \$t6, 6(\$s1)], what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  4  If the instruction [add \$s7, \$t2, \$t3] is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                          | 14                           | <b>→</b>                                                                                                                       |
| Mhat will be the CPI, If you use Stall and Forwarding to overcome the data hazards?  1.8  Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  4  If the SW \$16, 6(\$s1) instruction in the above code sequence is replaced with TW \$16, 6(\$s1) , what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  4  If the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                               |                              |                                                                                                                                |
| What will be the CPI, If you use Stall and Forwarding to overcome the data hazards?  1.8  Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  If the sw \$16, 6(\$51) instruction in the above code sequence is replaced with lw \$16, 6(\$51), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  If the instruction add \$57, \$12, \$13 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                      | f you use Stall and Fo       | orwarding to overcome the data hazards, how many stalls would be reduced?                                                      |
| Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  If the sw \$t6, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  If the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                | 6                            | <b>→</b>                                                                                                                       |
| Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  f the sw \$t6, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  f the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                  |                              |                                                                                                                                |
| Consider the clock period is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed to overcome the data hazard if we use only stall as a solution?  9  f the sw \$t6, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  f the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                  | What will be the CPI,        | If you use Stall and Forwarding to overcome the data hazards?                                                                  |
| f the sw \$t6, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  4  f the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                              | 1.8                          | <b>→</b>                                                                                                                       |
| o overcome the data hazard if we use only stall as a solution?  9  f the sw \$t6, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  f the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                              |                              |                                                                                                                                |
| to overcome the data hazard if we use only stall as a solution?  9  If the sw \$t6, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  If the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                           | Consider the clock pe        | eriod is 500ps. Suppose, the Register Write takes 450ps and Register Read takes 350ps, how many stalls would be needed         |
| If the sw \$t6, 6(\$s1) instruction in the above code sequence is replaced with lw \$t6, 6(\$s1), what will be the number of clock cycles If you use Forwarding and Stall to overcome the data hazards?  10  If the instruction add \$s7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                               |                              |                                                                                                                                |
| If the instruction add \$\$7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9                            | <b>✓</b>                                                                                                                       |
| If the instruction add \$\$7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                              |                                                                                                                                |
| In the instruction add \$\$7, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <b>f the</b> sw \$t6, 6(\$s1 | ) instruction in the above code sequence is replaced with $[lw]$ \$t6, 6(\$s1), what will be the number of clock cycles If you |
| If the instruction add \$57, \$t2, \$t3 is added at the end of the above code sequence, what will be the total number of clock cycles if only stall and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                              |                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10                           | <b>✓</b>                                                                                                                       |
| and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              |                                                                                                                                |
| and forwarding is used to overcome the data hazards?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              |                                                                                                                                |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                              |                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10                           | <b>→</b>                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              |                                                                                                                                |

© All Rights Reserved

About Us BracU Home USIS Course Catalog

Copyright - 2020